### Introduction

In this lab, we made a full adder using 2:1 multiplexers. In the prelab leading up to the lab, we made our equations for the inputs we would use in the circuit. Our circuit adds our inputs together and then the outputs (which are in binary) tell the seven segment display what to display.

### **Procedures**

First, we wrote verilog code in Quartus for each logic function in S0 and S1 along with a multiplexer and a seven segment display. Next, we converted those into symbols which we used in our circuit schematic. Next, we created the circuit with three inputs and one of them (A1) being the selection signal into the 2:1 multiplexers. Those outputs were connected to the seven segment display symbol along with LEDs that gave the output in binary. Lastly, we complied and uploaded the schematic onto the FPGA and tested that it worked in adding the binary numbers both on the seven segment display and the LEDs.

#### Conclusion

This lab was rather challenging. The prelab was longer than usual and we had to discuss answers with each other during the lab to make sure we were on the same page. We had to make numerous changes along the way due to errors and we also detected problems in our circuit when we uploaded to the FPGA (nothing displayed due to wire naming and wire type being incorrect). Quartus even crashed on us and kept moving/losing files but we persisted and got it to work finally.

# Circuit Schematic (Figure 1):



## Verilog Code (Figure 2):

```
module bin_7seg(Bl_DIGIT,SEG);
input [3:0] Bl_DIGIT;
output [6:0] SEG;
reg [6:0] SEG;
       endcase
endmodule
module mux_2_to_1 (x1, x2, s, f);
input x1, x2, s;
output f;
assign f=(~s&x1)|(s&x2);
 endmodule
module s0_f0(a0, b1, b0, s0);
input a0, b1, b0;
output s0;
assign s0=b0^a0;
 endmodule
module s0_f1(a0, b1, b0, s0);
input a0, b1, b0;
output s0;
assign s0=b0^a0;
 endmodule
module s1_f0(a0, b1, b0, s1);
input a0, b1, b0;
output s1;
assign s1=(~a0&b1)|(b1&~b0)|(a0&~b1&b0);
module s1_f1(a0, b1, b0, s1);
input a0, b1, b0;
output s1;
assign s1=(~a0&~b1)|(~b1&~b0)|(a0&b1&b0);
endmodule
```

# Successful Upload to FPGA (Figure 3):



FPGA Working (Figures 4-6):







Logic Functions (Figure 7):

|         | Air Riger                                   |
|---------|---------------------------------------------|
|         | ELEN ILL PSELSONY                           |
| (Jacida | SOFO= AO D BO                               |
|         | SOFI= AO D BO                               |
|         | SIFD=A0.BI+B1.B0+A0.B1.B0                   |
|         | SIFI = AO.BI + BI.BO + AO.BI.BO             |
|         | 52F0=A0.B1.B0                               |
|         | SZE1= BI+AO.BO                              |
|         | 05590 1= B1 & 005<br>05590 1=081 & BO & AC) |
|         |                                             |